ADS7830 Datasheet by Texas Instruments

i TEXAS a INSTRUMENTS
SAR
2.5V VREF
Serial
Interface
SDA
Comparator
S/H Amp
REF /REF
IN OUT
SCL
CH0
CH1
CH2
CH3
CH4
CH5
CH6
CH7
COM
A0
A1
CDAC
8-Channel
MUX
Buffer
ADS7830
www.ti.com
SBAS302C –DECEMBER 2003REVISED OCTOBER 2012
8-Bit, 8-Channel Sampling
ANALOG-TO-DIGITAL CONVERTER
with I
2
C™ Interface
Check for Samples: ADS7830
1FEATURES APPLICATIONS
23 70kHz SAMPLING RATE VOLTAGE-SUPPLY MONITORING
±0.5LSB INL/DNL ISOLATED DATA ACQUISITION
8 BITS NO MISSING CODES TRANSDUCER INTERFACE
4 DIFFERENTIAL/8 SINGLE-ENDED INPUTS BATTERY-OPERATED SYSTEMS
2.7V TO 5V OPERATION REMOTE DATA ACQUISITION
BUILT-IN 2.5V REFERENCE/BUFFER DESCRIPTION
SUPPORTS ALL THREE I2C MODES: The ADS7830 is a single-supply, low-power, 8-bit
Standard, Fast, and High-Speed data acquisition device that features a serial I2C
LOW POWER: interface and an 8-channel multiplexer. The Analog-
180μW (Standard Mode) to-Digital (A/D) converter features a sample-and-hold
300μW (Fast Mode) amplifier and internal, asynchronous clock. The
675μW (High-Speed Mode) combination of an I2C serial, 2-wire interface and
micropower consumption makes the ADS7830 ideal
DIRECT PIN COMPATIBLE WITH ADS7828 for applications requiring the A/D converter to be
TSSOP-16 PACKAGE close to the input source in remote locations and for
applications requiring isolation. The ADS7830 is
available in a TSSOP-16 package.
1
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
2I2C is a trademark of NXP Semiconductors.
3All other trademarks are the property of their respective owners.
PRODUCTION DATA information is current as of publication date. Copyright © 2003–2012, Texas Instruments Incorporated
Products conform to specifications per the terms of the Texas
Instruments standard warranty. Production processing does not
necessarily include testing of all parameters.
‘5‘ TEXAS INSTRUMENTS Am 33333333 EEEEEEEE 0 000000
1
2
3
4
5
6
7
8
CH0
CH1
CH2
CH3
CH4
CH5
CH6
CH7
+VDD
SDA
SCL
A1
A0
COM
REF / REF
IN OUT
GND
16
15
14
13
12
11
10
9
ADS7830
SBAS302C –DECEMBER 2003REVISED OCTOBER 2012
www.ti.com
This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with
appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.
ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more
susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.
ORDERING INFORMATION(1)
MAXIMUM
INTEGRAL SPECIFIED
LINEARITY ERROR PACKAGE TEMPERATURE ORDERING TRANSPORT
PRODUCT (LSB) PACKAGE-LEAD DESIGNATOR RANGE NUMBER MEDIA, QUANTITY
ADS7830IPWT Tape and Reel, 250
ADS7830I ±0.5 TSSOP-16 PW –40°C to +125°C ADS7830IPWR Tape and Reel, 2500
(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or visit the
device product folder at www.ti.com.
ABSOLUTE MAXIMUM RATINGS(1)
VALUE UNIT
+VDD to GND –0.3 to +6 V
Digital Input Voltage to GND –0.3 to +VDD + 0.3 V
Operating Temperature Range –40 to +125 °C
Storage Temperature Range –65 to +150 °C
Junction Temperature (TJmax) +150 °C
TSSOP Package
Power Dissipation (TJmax – TA)/θJA
θJA Thermal Impedance 240 °C/W
(1) Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to absolute
maximum conditions for extended periods may affect device reliability.
PIN DESCRIPTIONS
PIN CONFIGURATION
PIN NAME DESCRIPTION
1 CH0 Analog Input Channel 0
PW PACKAGE 2 CH1 Analog Input Channel 1
TSSOP-16
(Top View) 3 CH2 Analog Input Channel 2
4 CH3 Analog Input Channel 3
5 CH4 Analog Input Channel 4
6 CH5 Analog Input Channel 5
7 CH6 Analog Input Channel 6
8 CH7 Analog Input Channel 7
9 GND Analog Ground
REFIN /
10 Internal +2.5V Reference, External Reference Input
REFOUT
11 COM Common to Analog Input Channel
12 A0 Slave Address Bit 0
13 A1 Slave Address Bit 1
14 SCL Serial Clock
15 SDA Serial Data
16 +VDD Power Supply, 3.3V Nominal
2Submit Documentation Feedback Copyright © 2003–2012, Texas Instruments Incorporated
Product Folder Links: ADS7830
l TEXAS INSTRUMENTS
ADS7830
www.ti.com
SBAS302C –DECEMBER 2003REVISED OCTOBER 2012
ELECTRICAL CHARACTERISTICS: +2.7V
At TA= –40°C to +125°C, +VDD = +2.7V, VREF = +2.5V, and SCL Clock Frequency = 3.4MHz (High-Speed Mode), unless
otherwise noted.
PARAMETER TEST CONDITIONS MIN TYP MAX UNIT
ANALOG INPUT
Full-Scale Input Scan Positive Input – Negative Input 0 VREF V
Positive Input –0.2 +VDD + 0.2 V
Absolute Input Range Negative Input –0.2 +0.2 V
Capacitance 25 pF
Leakage Current ±1 µA
SYSTEM PERFORMANCE
No Missing Codes 8 Bits
Integral Linearity Error ±0.1 ±0.5 LSB(1)
Differential Linearity Error ±0.1 ±0.5 LSB
Offset Error +0.5 +1 LSB
Offset Error Match ±0.05 ±0.25 LSB
Gain Error ±0.1 ±0.5 LSB
Gain Error Match ±0.05 ±0.25 LSB
Noise 100 µVRMS
Power-Supply Rejection 72 dB
SAMPLING DYNAMICS
High-Speed Mode: SCL = 3.4MHz 70 kSPS(2)
Throughput Frequency Fast Mode: SCL = 400kHz 10 kSPS
Standard Mode, SCL = 100kHz 2.5 kSPS
Conversion Time 5 µs
AC ACCURACY
Total Harmonic Distortion VIN = 2.5VPP at 1kHz –72 dB(3)
Signal-to-Ratio VIN = 2.5VPP at 1kHz 50 dB
Signal-to-(Noise+Distortion) Ratio VIN = 2.5VPP at 1kHz 49 dB
Spurious-Free Dynamic Range VIN = 2.5VPP at 1kHz 68 dB
Isolation Channel-to-Channel 90 dB
VOLTAGE REFERENCE OUTPUT
TA= –40°C to +85°C 2.48 2.52 V
Range TA= –40°C to +125°C 2.47 2.53 V
TA= –40°C to +85°C 15 ppm/°C
Internal Reference Drift TA= –40°C to +125°C 40 ppm/°C
Internal Reference ON 110 Ω
Output Impedance Internal Reference OFF 1 GΩ
Internal Reference ON,
Quiescent Current 850 µA
SCL and SDA pulled HIGH
VOLTAGE REFERENCE INPUT
Range 0.05 VDD V
Resistance 1 GΩ
Current Drain High-Speed Mode: SCL= 3.4MHz 20 µA
(1) LSB means least significant bit. When VREF = 2.5V, 1LSB is 9.8mV.
(2) kSPS means kilo samples-per-second.
(3) THD measured out to the 9th-harmonic.
Copyright © 2003–2012, Texas Instruments Incorporated Submit Documentation Feedback 3
Product Folder Links: ADS7830
l TEXAS INSTRUMENTS
ADS7830
SBAS302C –DECEMBER 2003REVISED OCTOBER 2012
www.ti.com
ELECTRICAL CHARACTERISTICS: +2.7V (continued)
At TA= –40°C to +125°C, +VDD = +2.7V, VREF = +2.5V, and SCL Clock Frequency = 3.4MHz (High-Speed Mode), unless
otherwise noted.
PARAMETER TEST CONDITIONS MIN TYP MAX UNIT
DIGITAL INPUT/OUTPUT
Logic Family CMOS
VIH +VDD × 0.7 +VDD + 0.5 V
Logic Levels VIL –0.3 +VDD × 0.3 V
VOL Minimum 3mA Sink Current 0.4 V
IIH VIH = +VDD + 0.5V 10 µA
Input Leakage IIL VIL = –0.3V –10 µA
Data Format Straight Binary
ADS7830 HARDWARE ADDRESS (10010 Binary)
Power-Supply Requirements
Power-Supply Voltage, +VDD Specified Performance 2.7 3.6 V
High-Speed Mode: SCL = 3.4MHz 225 320 µA
Quiescent Current Fast Mode: SCL = 400kHz 100 µA
Standard Mode, SCL = 100kHz 60 µA
High-Speed Mode: SCL = 3.4MHz 675 1000 µW
Power Dissipation Fast Mode: SCL = 400kHz 300 µW
Standard Mode, SCL = 100kHz 180 µW
Power-Down Mode High-Speed Mode: SCL = 3.4MHz 70 µA
Fast Mode: SCL = 400kHz 25 µA
Power-Down Mode with Wrong Address Selected Standard Mode, SCL = 100kHz 6 µA
Full Power-Down SCL Pulled HIGH, SDA Pulled HIGH 400 3000 nA
TEMPERATURE RANGE
Specified Performance –40 +125 °C
4Submit Documentation Feedback Copyright © 2003–2012, Texas Instruments Incorporated
Product Folder Links: ADS7830
l TEXAS INSTRUMENTS
ADS7830
www.ti.com
SBAS302C –DECEMBER 2003REVISED OCTOBER 2012
ELECTRICAL CHARACTERISTICS: +5V
At TA= –40°C to +125°C, +VDD = +5.0V, VREF = External +5.0V, and SCL Clock Frequency = 3.4MHz (High-Speed Mode),
unless otherwise noted.
PARAMETER TEST CONDITIONS MIN TYP MAX UNIT
ANALOG INPUT
Full-Scale Input Scan Positive Input – Negative Input 0 VREF V
Positive Input –0.2 +VDD + 0.2 V
Absolute Input Range Negative Input –0.2 +0.2 V
Capacitance 25 pF
Leakage Current ±1 µA
SYSTEM PERFORMANCE
No Missing Codes 8 Bits
Integral Linearity Error ±0.1 ±0.5 LSB(1)
Differential Linearity Error ±0.1 ±0.5 LSB
Offset Error +0.5 +1 LSB
Offset Error Match ±0.05 ±0.25 LSB
Gain Error ±0.1 ±0.5 LSB
Gain Error Match ±0.05 ±0.25 LSB
Noise 100 µVRMS
Power-Supply Rejection 72 dB
SAMPLING DYNAMICS
High-Speed Mode: SCL = 3.4MHz 70 kSPS(2)
Throughput Frequency Fast Mode: SCL = 400kHz 10 kSPS
Standard Mode, SCL = 100kHz 2.5 kSPS
Conversion Time 5 µs
AC ACCURACY
Total Harmonic Distortion VIN = 5VPP at 1kHz –72 dB(3)
Signal-to-Ratio VIN = 5VPP at 1kHz 50 dB
Signal-to-(Noise+Distortion) Ratio VIN = 5VPP at 1kHz 49 dB
Spurious-Free Dynamic Range VIN = 5VPP at 1kHz 68 dB
Isolation Channel-to-Channel 90 dB
VOLTAGE REFERENCE OUTPUT
TA= –40°C to +85°C 2.48 2.52 V
Range TA= –40°C to +125°C 2.47 2.53 V
TA= –40°C to +85°C 15 ppm/°C
Internal Reference Drift TA= –40°C to +125°C 40 ppm/°C
Internal Reference ON 110 Ω
Output Impedance Internal Reference OFF 1 GΩ
Internal Reference ON,
Quiescent Current 1300 µA
SCL and SDA pulled HIGH
VOLTAGE REFERENCE INPUT
Range 0.05 VDD V
Resistance 1 GΩ
Current Drain High-Speed Mode: SCL= 3.4MHz 20 µA
(1) LSB means least significant bit. When VREF = 2.5V, 1LSB is 9.8mV.
(2) kSPS means kilo samples-per-second.
(3) THD measured out to the 9th-harmonic.
Copyright © 2003–2012, Texas Instruments Incorporated Submit Documentation Feedback 5
Product Folder Links: ADS7830
l TEXAS INSTRUMENTS
ADS7830
SBAS302C –DECEMBER 2003REVISED OCTOBER 2012
www.ti.com
ELECTRICAL CHARACTERISTICS: +5V (continued)
At TA= –40°C to +125°C, +VDD = +5.0V, VREF = External +5.0V, and SCL Clock Frequency = 3.4MHz (High-Speed Mode),
unless otherwise noted.
PARAMETER TEST CONDITIONS MIN TYP MAX UNIT
DIGITAL INPUT/OUTPUT
Logic Family CMOS
VIH +VDD × 0.7 +VDD + 0.5 V
Logic Levels VIL –0.3 +VDD × 0.3 V
VOL Minimum 3mA Sink Current 0.4 V
IIH VIH = +VDD + 0.5V 10 µA
Input Leakage IIL VIL = –0.3V –10 µA
Data Format Straight Binary
ADS7830 HARDWARE ADDRESS (10010 Binary)
Power-Supply Requirements
Power-Supply Voltage, +VDD Specified Performance 4.75 5 5.25 V
High-Speed Mode: SCL = 3.4MHz 750 1000 µA
Quiescent Current Fast Mode: SCL = 400kHz 300 µA
Standard Mode, SCL = 100kHz 150 µA
High-Speed Mode: SCL = 3.4MHz 3.75 5 mW
Power Dissipation Fast Mode: SCL = 400kHz 1.5 mW
Standard Mode, SCL = 100kHz 0.75 mW
Power-Down Mode High-Speed Mode: SCL = 3.4MHz 400 µA
Fast Mode: SCL = 400kHz 150 µA
Power-Down Mode with Wrong Address Selected Standard Mode, SCL = 100kHz 35 µA
Full Power-Down SCL Pulled HIGH, SDA Pulled HIGH 400 3000 nA
TEMPERATURE RANGE
Specified Performance –40 +125 °C
6Submit Documentation Feedback Copyright © 2003–2012, Texas Instruments Incorporated
Product Folder Links: ADS7830
‘5‘ TEXAS INSTRUMENTS
tR
tBUF
tLOW tFtHD; STA tSP
tHD; STA
tSU; STA
tHD; DAT tSU; DAT
tHIGH
tSU; STO
SCL
SDA
START REPEATED
START
STOP
ADS7830
www.ti.com
SBAS302C –DECEMBER 2003REVISED OCTOBER 2012
TIMING DIAGRAM
TIMING CHARACTERISTICS(1)
At TA= –40°C to +125°C and +VDD = +2.7V, unless otherwise noted.
PARAMETER SYMBOL CONDITIONS MIN MAX UNIT
Standard Mode 100 kHz
Fast Mode 400 kHz
SCL Clock Frequency fSCL High-Speed Mode, CB= 100pF max 3.4 MHz
High-Speed Mode, CB= 400pF max 1.7 MHz
Standard Mode 4.7 µs
Bus Free Time Between a STOP tBUF
and START Condition Fast Mode 1.3 µs
Standard Mode 4.0 µs
Hold Time (Repeated) START tHD; STA Fast Mode 600 ns
Condition High-Speed Mode 160 ns
Standard Mode 4.7 µs
Fast Mode 1.3 µs
LOW Period of the SCL Clock tLOW High-Speed Mode, CB= 100pF max(2) 160 ns
High-Speed Mode, CB= 400pF max(2) 320 ns
Standard Mode 4.0 µs
Fast Mode 600 ns
HIGH Period of the SCL Clock tHIGH High-Speed Mode, CB= 100pF max(2) 60 ns
High-Speed Mode, CB= 400pF max(2) 120 ns
Standard Mode 4.7 µs
Setup Time for a Repeated tSU; STA Fast Mode 600 ns
START Condition High-Speed Mode 160 ns
Standard Mode 250 ns
Data Setup Time tSU; DAT Fast Mode 100 ns
High-Speed Mode 10 ns
(1) All values referred to VIHMIN and VILMAX levels.
(2) For bus line loads CBbetween 100pF and 400pF the timing parameters must be linearly interpolated.
Copyright © 2003–2012, Texas Instruments Incorporated Submit Documentation Feedback 7
Product Folder Links: ADS7830
l TEXAS INSTRUMENTS
ADS7830
SBAS302C –DECEMBER 2003REVISED OCTOBER 2012
www.ti.com
TIMING CHARACTERISTICS(1) (continued)
At TA= –40°C to +125°C and +VDD = +2.7V, unless otherwise noted.
PARAMETER SYMBOL CONDITIONS MIN MAX UNIT
Standard Mode 0 3.45 µs
Fast Mode 0 0.9 µs
Data Hold Time tHD; DAT High-Speed Mode, CB= 100pF max(3) 0(4) 70 ns
High-Speed Mode, CB= 400pF max(3) 0(4) 150 ns
Standard Mode 1000 ns
Fast Mode 20 + 0.1CB300 ns
Rise Time of SCL Signal tRCL High-Speed Mode, CB= 100pF max(3) 10 40 ns
High-Speed Mode, CB= 400pF max(3) 20 80 ns
Standard Mode 1000 ns
Rise Time of SCL Signal After a Fast Mode 20 + 0.1CB300 ns
Repeated START Condition and tRCL1 High-Speed Mode, CB= 100pF max(3) 10 80 ns
After an Acknowledge Bit High-Speed Mode, CB= 400pF max(3) 20 160 ns
Standard Mode 300 ns
Fast Mode 20 + 0.1CB300 ns
Fall Time of SCL Signal tFCL High-Speed Mode, CB= 100pF max(3) 10 40 ns
High-Speed Mode, CB= 400pF max(3) 20 80 ns
Standard Mode 1000 ns
Fast Mode 20 + 0.1CB300 ns
Rise Time of SDA Signal tRDA High-Speed Mode, CB= 100pF max(3) 10 80 ns
High-Speed Mode, CB= 400pF max(3) 20 160 ns
Standard Mode 300 ns
Fast Mode 20 + 0.1CB300 ns
Fall Time of SDA Signal tFDA High-Speed Mode, CB= 100pF max(3) 10 80 ns
High-Speed Mode, CB= 400pF max(3) 20 160 ns
Standard Mode 4.0 µs
Setup Time for STOP Condition tSU; STO Fast Mode 600 ns
High-Speed Mode 160 ns
Capacitive Load for SDA and CB400 pF
SCL Line
Fast Mode 50 ns
Pulse Width of Spike Suppressed tSP High-Speed Mode 10 ns
Standard Mode 0.2VDD V
Noise Margin at the HIGH Level
for Each Connected Device VNH Fast Mode 0.2VDD V
(Including Hysteresis) High-Speed Mode 0.2VDD V
Standard Mode 0.1VDD V
Noise Margin at the LOW Level
for Each Connected Device VNL Fast Mode 0.1VDD V
(Including Hysteresis) High-Speed Mode 0.1VDD V
(3) For bus line loads CBbetween 100pF and 400pF the timing parameters must be linearly interpolated.
(4) A device must internally provide a data hold time to bridge the undefined part between VIH and VIL of the falling edge of the SCLH
signal. An input circuit with a threshold as low as possible for the falling edge of the SCLH signal minimizes this hold time.
8Submit Documentation Feedback Copyright © 2003–2012, Texas Instruments Incorporated
Product Folder Links: ADS7830
l TEXAS INSTRUMENTS 1 MI NM NM Frequency lkHz) min“ «.1 Mm unmm 0mm Code Ou|pu| Cnde 010 0mm Cade Omum Code Temperature NC! 00
0.10
0.05
0
-0.05
-0.10
Delta from 25 C (LSB)°
-50 -25 0 25 50 75 100
Temperature ( C)°
0.5
0.4
0.3
0.2
0.1
0
-0.1
-0.2
-0.3
-0.4
-0.5
ILE (LSB)
0 64 128 192 255
Output Code
0.5
0.4
0.3
0.2
0.1
0
-0.1
-0.2
-0.3
-0.4
-0.5
ILE (LSB)
0 64 128 192 255
Output Code
0.5
0.4
0.3
0.2
0.1
0
-0.1
-0.2
-0.3
-0.4
-0.5
ILE (LSB)
0 64 128 192 255
Output Code
0
-20
-40
-60
-80
-100
Amplitude (dB)
0 10 20 25
Frequency (kHz)
0.5
0.4
0.3
0.2
0.1
0
-0.1
-0.2
-0.3
-0.4
-0.5
ILE (LSB)
0 64 128 192 255
Output Code
ADS7830
www.ti.com
SBAS302C –DECEMBER 2003REVISED OCTOBER 2012
TYPICAL CHARACTERISTICS
At TA= +25°C, VDD = +2.7V, VREF = External +2.5V, and fSAMPLE = 50kHz, unless otherwise noted.
INTEGRAL LINEARITY ERROR vs CODE
FFT vs FREQUENCY (2.5V Internal Reference)
Figure 1. Figure 2.
DIFFERENTIAL LINEARITY ERROR vs CODE INTEGRAL LINEARITY ERROR vs CODE
(2.5V Internal Reference) (2.5V External Reference)
Figure 3. Figure 4.
DIFFERENTIAL LINEARITY ERROR vs CODE
(2.5V External Reference) CHANGE IN OFFSET vs TEMPERATURE
Figure 5. Figure 6.
Copyright © 2003–2012, Texas Instruments Incorporated Submit Documentation Feedback 9
Product Folder Links: ADS7830
l TEXAS INSTRUMENTS 010 750 300 2 51375 0 Temperature we» Temperamre we) mo 5 Temperamre ( c) Temperamre< c)="" ox="" \="" c="" bus="" rate="" (khz)="">
300
250
200
150
100
50
0
Supply Current ( A)m
10 100 1k 10k
I C Bus Rate (KHz)
2
0 200 400 600 800 1000 1200 1400
Turn-On Time ( s)
m
Internal V (%)
REF
100
80
60
40
20
0
No Cap
(37 s)
8-Bit Settling
m1 F Capm
m(930 s)
8-Bit Settling
400
350
300
250
200
150
100
Supply Current ( A)m
-50 -25 0 25 50 75 100
Temperature ( C)
°
0.10
0.05
0
-0.05
-0.10
Delta from 25 C (LSB)°
-50 -25 0 25 50 75 100
Temperature ( C)°
2.51875
2.51250
2.50625
2.50000
2.49375
2.48750
2.48125
Internal Reference (V)
-50 -25 0 25 50 75 100
Temperature ( C)
°
ADS7830
SBAS302C –DECEMBER 2003REVISED OCTOBER 2012
www.ti.com
TYPICAL CHARACTERISTICS (continued)
At TA= +25°C, VDD = +2.7V, VREF = External +2.5V, and fSAMPLE = 50kHz, unless otherwise noted.
CHANGE IN GAIN vs TEMPERATURE INTERNAL REFERENCE vs TEMPERATURE
Figure 7. Figure 8.
POWER-DOWN SUPPLY CURRENT
vs TEMPERATURE SUPPLY CURRENT vs TEMPERATURE
Figure 9. Figure 10.
SUPPLY CURRENT vs I2C BUS RATE INTERNAL VREF vs TURN-ON TIME
Figure 11. Figure 12.
10 Submit Documentation Feedback Copyright © 2003–2012, Texas Instruments Incorporated
Product Folder Links: ADS7830
l TEXAS INSTRUMENTS .2 7v m ‘3 av
Microcontroller
+2.7V to +3.6V
1 F tom
10 Fm
+
2kW2kW
5W
1 F tom
10 Fm
+
0.1 Fm
ADS7830
REF /
IN
REFOUT
CH0
VDD
SDA
SCL
A0
A1
GND
CH1
CH2
CH3
CH4
CH5
CH6
CH7
COM
ADS7830
www.ti.com
SBAS302C –DECEMBER 2003REVISED OCTOBER 2012
THEORY OF OPERATION
REFERENCE
The ADS7830 is a classic Successive Approximation
Register (SAR) A/D converter. The architecture is The ADS7830 can operate with an internal 2.5V
based on capacitive redistribution which inherently reference or an external reference. If a +5V supply is
includes a sampleand- hold function. The converter is used, an external +5V reference is required in order
fabricated on a 0.6µ CMOS process. to provide full dynamic range for a 0V to +VDD analog
input. This external reference can be as low as
The ADS7830 core is controlled by an internally 50mV. When using a +2.7V supply, the internal +2.5V
generated free-running clock. When the ADS7830 is reference will provide full dynamic range for a 0V to
not performing conversions or being addressed, it +VDD analog input.
keeps the A/D converter core powered off, and the
internal clock does not operate. As the reference voltage is reduced, the analog
voltage weight of each digital output code is reduced.
The simplified diagram of input and output for the This is often referred to as the LSB (least significant
ADS7830 is shown in Figure 13.bit) size and is equal to the reference voltage divided
by 256. This means that any offset or gain error
ANALOG INPUT inherent in the A/D converter will appear to increase,
in terms of LSB size, as the reference voltage is
When the converter enters the hold mode, the reduced.
voltage on the selected CHx pin is captured on the
internal capacitor array. The input current on the The noise inherent in the converter will also appear to
analog inputs depends on the conversion rate of the increase with lower LSB size. With a 2.5V reference,
device. During the sample period, the source must the internal noise of the converter typically contributes
charge the internal sampling capacitor (typically only 0.02LSB peak-to-peak of potential error to the
25pF). After the capacitor has been fully charged, output code. When the external reference is 50mV,
there is no further input current. The amount of the potential error contribution from the internal noise
charge transfer from the analog source to the will be 50 times larger—1LSB. The errors due to the
converter is a function of conversion rate. internal noise are Gaussian in nature and can be
reduced by averaging consecutive conversion results.
Figure 13. Simplified I/O of the ADS7830
Copyright © 2003–2012, Texas Instruments Incorporated Submit Documentation Feedback 11
Product Folder Links: ADS7830
l TEXAS INSTRUMENTS
ADS7830
SBAS302C –DECEMBER 2003REVISED OCTOBER 2012
www.ti.com
DIGITAL INTERFACE A device that acknowledges must pull down the SDA
line during the acknowledge clock pulse in such a
The ADS7830 supports the I2C serial bus and data way that the SDA line is stable LOW during the HIGH
transmission protocol, in all three defined modes: period of the acknowledge clock pulse. Of course,
standard, fast, and high-speed. A device that sends setup and hold times must be taken into account. A
data onto the bus is defined as a transmitter, and a master must signal an end of data to the slave by not
device receiving data as a receiver. The device that generating an acknowledge bit on the last byte that
controls the message is called a “master.” The has been clocked out of the slave. In this case, the
devices that are controlled by the master are “slaves.” slave must leave the data line HIGH to enable the
The bus must be controlled by a master device that master to generate the STOP condition.
generates the serial clock (SCL), controls the bus
access, and generates the START and STOP Figure 14 details how data transfer is accomplished
conditions. The ADS7830 operates as a slave on the on the I2C bus. Depending upon the state of the R/W
I2C bus. Connections to the bus are made via the bit, two types of data transfer are possible:
open-drain I/O lines SDA and SCL. 1. Data transfer from a master transmitter to a
slave receiver. The first byte transmitted by the
The following bus protocol has been defined (as master is the slave address. Next follows a
shown in Figure 14): number of data bytes. The slave returns an
Data transfer may be initiated only when the bus acknowledge bit after the slave address and each
is not busy. received byte.
During data transfer, the data line must remain 2. Data transfer from a slave transmitter to a
stable whenever the clock line is HIGH. Changes master receiver. The first byte, the slave
in the data line while the clock line is HIGH will be address, is transmitted by the master. The slave
interpreted as control signals. then returns an acknowledge bit. Next, a number
Accordingly, the following bus conditions have been of data bytes are transmitted by the slave to the
defined: master. The master returns an acknowledge bit
after all received bytes other than the last byte. At
Bus Not Busy: Both data and clock lines remain the end of the last received byte, a not-
HIGH. acknowledge is returned.
Start Data Transfer: A change in the state of the The master device generates all of the serial clock
data line, from HIGH to LOW, while the clock is pulses and the START and STOP conditions. A
HIGH, defines a START condition. transfer is ended with a STOP condition or a
repeated START condition. Since a repeated START
Stop Data Transfer: A change in the state of the condition is also the beginning of the next serial
data line, from LOW to HIGH, while the clock line is transfer, the bus will not be released.
HIGH, defines the STOP condition.
The ADS7830 may operate in the following two
Data Valid: The state of the data line represents valid modes:
data, when, after a START condition, the data line is
stable for the duration of the HIGH period of the clock Slave Receiver Mode: Serial data and clock are
signal. There is one clock pulse per bit of data. received through SDA and SCL. After each byte is
received, an acknowledge bit is transmitted.
Each data transfer is initiated with a START condition START and STOP conditions are recognized as
and terminated with a STOP condition. The number the beginning and end of a serial transfer.
of data bytes transferred between START and STOP Address recognition is performed by hardware
conditions is not limited and is determined by the after reception of the slave address and direction
master device. The information is transferred byte- bit.
wise and each receiver acknowledges with a ninth-bit. Slave Transmitter Mode: The first byte (the slave
Within the I2C bus specifications a standard mode address) is received and handled as in the slave
(100kHz clock rate), a fast mode (400kHz clock rate), receiver mode. However, in this mode the
and a highspeed mode (3.4MHz clock rate) are direction bit will indicate that the transfer direction
defined. The ADS7830 works in all three modes. is reversed. Serial data is transmitted on SDA by
the ADS7830 while the serial clock is input on
Acknowledge: Each receiving device, when SCL. START and STOP conditions are
addressed, is obliged to generate an acknowledge recognized as the beginning and end of a serial
after the reception of each byte. The master device transfer.
must generate an extra clock pulse that is associated
with this acknowledge bit.
12 Submit Documentation Feedback Copyright © 2003–2012, Texas Instruments Incorporated
Product Folder Links: ADS7830
l TEXAS INSTRUMENTS START Common
SDA
SCL
1 2 76 8 9 1 2 3-8 8 9
Slave Address
MSB
Repeated If More Bytes Are Transferred
R/W
Direction
Bit
Acknowledgement
Signal from
Receiver
Acknowledgement
Signal from
Receiver
START
Condition
ACK ACK
STOP Condition
or Repeated
START Condition
ADS7830
www.ti.com
SBAS302C –DECEMBER 2003REVISED OCTOBER 2012
Figure 14. Basic Operation of the ADS7830
Address Byte Command Byte
MSB 6 5 4 3 2 1 LSB MSB 6 5 4 3 2 1 LSB
1 0 0 1 0 A1 A0 R/W SD C2 C1 C0 PD1 PD0 X X
The address byte is the first byte received following The ADS7830 operating mode is determined by a
the START condition from the master device. The command byte which is illustrated above.
first five bits (MSBs) of the slave address are factory SD: Single-Ended/Differential Inputs
pre-set to 10010. The next two bits of the address 0: Differential Inputs
byte are the device select bits, A1 and A0. Input pins 1: Single-Ended Inputs
(A1-A0) on the ADS7830 determine these two bits of
the device address for a particular ADS7830. A C2 - C0: Channel Selections
maximum of four devices with the same pre-set code
can therefore be connected on the same bus at one PD1: Power-Down
time. 0: Power-Down Selection
X: Unused
The A1-A0 Address Inputs can be connected to VDD
or digital ground. The device address is set by the See Table 1 for a power-down selection summary.
state of these pins upon power-up of the ADS7830. See Table 2 for a channel selection control summary.
The last bit of the address byte (R/W) defines the
operation to be performed. When set to a ‘1’ a read Table 1. Power-Down Selection
operation is selected; when set to a ‘0’ a write PD1 PD0 DESCRIPTION
operation is selected. Following the START condition
0 0 Power Down Between A/D Converter Conversions
the ADS7830 monitors the SDA bus, checking the
0 1 Internal Reference OFF and A/D Converter ON
device type identifier being transmitted. Upon
1 0 Internal Reference ON and A/D Converter OFF
receiving the 10010 code, the appropriate device
1 1 Internal Reference ON and A/D Converter ON
select bits, and the R/W bit, the slave device outputs
an acknowledge signal on the SDA line.
Copyright © 2003–2012, Texas Instruments Incorporated Submit Documentation Feedback 13
Product Folder Links: ADS7830
l TEXAS INSTRUMENTS
ADS7830
SBAS302C –DECEMBER 2003REVISED OCTOBER 2012
www.ti.com
Table 2. Channel Selection Control Addressed by Command BYTE
CHANNEL SELECTION CONTROL
SD C2 C1 C0 CH0 CH1 CH2 CH3 CH4 CH5 CH6 CH7 COM
0 0 0 0 +IN –IN — — — — — — —
0 0 0 1 — — +IN –IN — — — — —
0 0 1 0 — — — — +IN –IN — — —
0 0 1 1 — — — — — — +IN –IN
0 1 0 0 –IN +IN — — — — — — —
0 1 0 1 — — –IN +IN — — — — —
0 1 1 0 — — — — –IN +IN — — —
0 1 1 1 — — — — — — –IN +IN
1 0 0 0 +IN — — — — — — — –IN
1 0 0 1 — — +IN — — — — — –IN
1 0 1 0 — — — — +IN — — — –IN
1 0 1 1 — — — — — — +IN –IN
1 1 0 0 +IN — — — — — — –IN
1 1 0 1 — — — +IN — — — — –IN
1 1 1 0 — — — — — +IN — — –IN
1 1 1 1 — — — — — — — +IN –IN
INITIATING CONVERSION READING DATA
Provided the master has write-addressed it, the Data can be read from the ADS7830 by read-
ADS7830 turns on the A/D converter section and addressing the part (LSB of address byte set to ‘1’)
begins conversions when it receives BIT 4 of the and receiving the transmitted byte. Converted data
command byte shown in the Command Byte. If the can only be read from the ADS7830 once a
command byte is correct, the ADS7830 will return an conversion has been initiated as described in the
ACK condition. preceding section.
Each 8-bit data word is returned in one byte, as
shown below, where D7 is the MSB of the data word,
and D0 is the LSB.
MSB 6 5 4 3 2 1 LSB
DATA D7 D6 D5 D4 D3 D2 D1 D0
14 Submit Documentation Feedback Copyright © 2003–2012, Texas Instruments Incorporated
Product Folder Links: ADS7830
l TEXAS INSTRUMENTS Sr : repemeu START condmun
Sr A1
1 0 0 1 0 A0R A D5D4D3D2D1D0N PD7D6
S A1
1 0 0 1 0 A0W A SD C2C1C0PD1PD0X X A
ADC Power-Down Mode
Read-Addressing Byte 1 x (8 Bits + not-ack)
From Master to Slave A = acknowledge (SDA LOW)
N = not acknowledge (SDA HIGH)
S = START Condition
P = STOP Condition
Sr = repeated START condition
W = '0' (WRITE)
R = '1' (READ)
From Slave to Master
Write-Addressing Byte
ADC Converting Mode
Command Byte
ADC Power-Down Mode
(depending on power-down selection bits)
ADC Sampling Mode
See Note (1)
ADS7830
www.ti.com
SBAS302C –DECEMBER 2003REVISED OCTOBER 2012
READING IN F/S MODE At the end of reading conversion data the ADS7830
can be issued a repeated START condition by the
Figure 15 describes the interaction between the master to secure bus operation for subsequent
master and the slave ADS7830 in Fast or Standard conversions of the A/D converter. This would be the
(F/S) mode. most efficient way to perform continuous conversions.
(1) To secure bus operation and loop back to the stage of write-addressing for next conversion, use repeated START.
Figure 15. Typical Read Sequence in F/S Mode
Copyright © 2003–2012, Texas Instruments Incorporated Submit Documentation Feedback 15
Product Folder Links: ADS7830
l TEXAS INSTRUMENTS ||||||||||| \_ 4 4 Sr : repeakad START candmon
Sr A1
1 0 0 1 0 A0R A
S X0 0 0 0 1 X X N
Sr A1
1 0 0 1 0 A0W A SD C2C1C0PD1PD0X X A
D7D6D5D4D3D2D1D0N P
F/S Mode
HS Mode Master Code
HS Mode Enabled
HS Mode Enabled Return to F/S Mode(1)
HS Mode Enabled
ADC Power-Down Mode ADC Sampling Mode
ADC Converting Mode
Command ByteWrite-Addressing Byte
Read-Addressing Byte
ADC Power-Down Mode
(depending on power-down selection bits)
1 x (8 Bits + not-ack)
From Master to Slave A = acknowledge (SDA LOW)
N = not acknowledge (SDA HIGH)
S = START Condition
P = STOP Condition
Sr = repeated START condition
W = '0' (WRITE)
R = '1' (READ)
From Slave to Master
SCLH is stretched LOW waiting for data conversion
(2)
ADS7830
SBAS302C –DECEMBER 2003REVISED OCTOBER 2012
www.ti.com
READING IN HS MODE See Figure 16 for a typical read sequence for HS
mode. Included in the read sequence is the shift from
High Speed (HS) mode is fast enough that codes can F/S to HS modes. It may be desirable to remain in
be read out one at a time. In HS mode, there is not HS mode after reading a conversion; to do this, issue
enough time for a single conversion to complete a repeated START instead of a STOP at the end of
between the reception of a repeated START condition the read sequence, since a STOP causes the part to
and the read-addressing byte, so the ADS7830 return to F/S mode.
stretches the clock after the read-addressing byte has
been fully received, holding it LOW until the
conversion is complete.
(1) To remain in HS mode, use repeated START instead of STOP.
(2) SCLH is SCL in HS mode.
Figure 16. Typical Read Sequence in HS Mode
16 Submit Documentation Feedback Copyright © 2003–2012, Texas Instruments Incorporated
Product Folder Links: ADS7830
l TEXAS INSTRUMENTS
ADS7830
www.ti.com
SBAS302C –DECEMBER 2003REVISED OCTOBER 2012
READING WITH REFERENCE ON/OFF then the settling time must be reconsidered after
PD1 is set to logic ‘1’. In other words, whenever
The internal reference defaults to off when the the internal reference is turned on after it has
ADS7830 power is on. To turn the internal reference been turned off, the settling time must be long
on or off, see Table 1. If the reference (internal or enough to get 8-bit accuracy conversion.
external) is constantly turned on and off, a proper 3. When the internal reference is off, it is not turned
amount of settling time must be added before a on until both the first Command Byte with PD1 =
normal conversion cycle can be started. The exact ‘1’ is sent and then a STOP condition or repeated
amount of settling time needed varies depending on START condition is issued. (The actual turn-on
the configuration. time occurs once the STOP or repeated START
See Figure 17 for an example of the proper internal condition is issued.) Any Command Byte with
reference turn-on sequence before issuing the typical PD1 = ‘1’ issued after the internal reference is
read sequences required for the F/S mode when an turned on serves only to keep the internal
internal reference is used. reference on. Otherwise, the internal reference
would be turned off by any Command Byte with
When using an internal reference, there are three PD1 = ‘0’.
things that must be done: The example in Figure 17 can be generalized for a
1. In order to use the internal reference, the PD1 bit HS mode conversion cycle by simply swapping the
of Command Byte must always be set to logic ‘1’ timing of the conversion cycle.
for each sample conversion that is issued by the
sequence, as shown in Figure 15.If using an external reference, PD1 must be set to ‘0’,
2. In order to achieve 8-bit accuracy conversion and the external reference must be settled. The
when using the internal reference, the internal typical sequence in Figure 15 or Figure 16 can then
reference settling time must be considered, as be used.
shown in the Internal VREF vs Turn-On Time
Typical Characteristic plot. If the PD1 bit has
been set to logic ‘0’ while using the ADS7830,
Copyright © 2003–2012, Texas Instruments Incorporated Submit Documentation Feedback 17
Product Folder Links: ADS7830
‘5‘ TEXAS INSTRUMENTS ................................ Epea‘ed START sandman Sr:r
Sr A1
1 0 0 1 0 A0R A D1D0
D7D6D5D4D3D2N P
S A1
1 0 0 1 10 A0W A SD C2C1C0PD0X X A
S A1
1 0 0 1 10 A0W A XXXXXX X A P Wait until the required
settling time is reached
Settled Internal Reference
Settled Internal Reference
Typical Read
Sequence
in F/S Mode
(1)
From Master to Slave A = acknowledge (SDA LOW)
N = not acknowledge (SDA HIGH)
S = START Condition
P = STOP Condition
Sr = repeated START condition
W = '0' (WRITE)
R = '1' (READ)
From Slave to Master
Command ByteWrite-Addressing Byte
Command ByteWrite-Addressing Byte
ADC Power-Down Mode ADC Sampling Mode
ADC Converting Mode ADC Power-Down Mode
(depending on power-down selection bits)
Read-Addressing Byte 1 x (8 Bits + not-ack)
See Note (2)
Internal Reference Turn-On Sequence
Internal Reference
Turn-On
Settling Time
ADS7830
SBAS302C –DECEMBER 2003REVISED OCTOBER 2012
www.ti.com
(1) Typical read sequences can be reused after the internal reference is settled.
(2) To secure bus operation and loop back to the stage of write-addressing for next conversion, use repeated START.
Figure 17. Internal Reference Turn-On Sequence and Typical Read Sequence (F/S mode shown)
The ADS7830 architecture offers no inherent
LAYOUT rejection of noise or voltage variation in regards to
using an external reference input. This is of particular
For optimum performance, care should be taken with concern when the reference input is tied to the power
the physical layout of the ADS7830 circuitry. The supply. Any noise and ripple from the supply will
basic SAR architecture is sensitive to glitches or appear directly in the digital results. While high-
sudden changes on the power supply, reference, frequency noise can be filtered out, voltage variation
ground connections, and digital inputs that occur just due to line frequency (50Hz or 60Hz) can be difficult
prior to latching the output of the analog comparator. to remove.
Therefore, during any single conversion for an “n-bit”
SAR converter, there are n “windows” in which large The GND pin should be connected to a clean ground
external transient voltages can easily affect the point. In many cases, this will be the “analog” ground.
conversion result. Such glitches might originate from Avoid connections that are too near the grounding
switching power supplies, nearby digital logic, and point of a microcontroller or digital signal processor.
high-power devices. The ideal layout will include an analog ground plane
dedicated to the converter and associated analog
With this in mind, power to the ADS7830 should be circuitry.
clean and well-bypassed. A 0.1μF ceramic bypass
capacitor should be placed as close to the device as
possible. A 1μF to 10μF capacitor may also be
needed if the impedance of the connection between
+VDD and the power supply is high.
18 Submit Documentation Feedback Copyright © 2003–2012, Texas Instruments Incorporated
Product Folder Links: ADS7830
l TEXAS INSTRUMENTS
ADS7830
www.ti.com
SBAS302C –DECEMBER 2003REVISED OCTOBER 2012
REVISION HISTORY
Page numbers for previous revisions may differ from page numbers in the current version.
Changes from Revision B (April 2008) to Revision C Page
Extended specified temperature range from –40°C to +85°C to –40°C to +125°C throughout document .......................... 1
Changed operating temperature range maxmimum value in Absolute Maximum Ratings table ......................................... 2
Changed Voltage Reference Output, Range and Internal Reference Drift parameters in 2.7V Electrical
Characteristics table ............................................................................................................................................................. 3
Changed Voltage Reference Output, Range and Internal Reference Drift parameters in 5V Electrical Characteristics
table ...................................................................................................................................................................................... 5
Changes from Revision A (March 2005) to Revision B Page
Changed Low Power sub-bullets in Features section to show correct values; High Speed and Fast modes were
reversed (typo). ..................................................................................................................................................................... 1
Copyright © 2003–2012, Texas Instruments Incorporated Submit Documentation Feedback 19
Product Folder Links: ADS7830
I TEXAS INSTRUMENTS mp mp mp mum.» mp1
PACKAGE OPTION ADDENDUM
www.ti.com 10-Dec-2020
Addendum-Page 1
PACKAGING INFORMATION
Orderable Device Status
(1)
Package Type Package
Drawing Pins Package
Qty Eco Plan
(2)
Lead finish/
Ball material
(6)
MSL Peak Temp
(3)
Op Temp (°C) Device Marking
(4/5)
Samples
ADS7830IPWR ACTIVE TSSOP PW 16 2500 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 85 ADS
7830I
ADS7830IPWRG4 ACTIVE TSSOP PW 16 2500 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 85 ADS
7830I
ADS7830IPWT ACTIVE TSSOP PW 16 250 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 85 ADS
7830I
ADS7830IPWTG4 ACTIVE TSSOP PW 16 250 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 85 ADS
7830I
(1) The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance
do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may
reference these types of products as "Pb-Free".
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based
flame retardants must also meet the <=1000ppm threshold requirement.
(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation
of the previous line and the two combined represent the entire Device Marking for that device.
(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two
lines if the finish value exceeds the maximum column width.
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information
provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
I TEXAS INSTRUMENTS
PACKAGE OPTION ADDENDUM
www.ti.com 10-Dec-2020
Addendum-Page 2
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals.
TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
l TEXAS INSTRUMENTS REEL DIMENSIONS TAPE DIMENSIONS ’ I+K0 '«PI» Reel Diame|er AD Dimension deSIgned Io accommodate me componem wIdIh E0 Dimension deSIgned Io eecommodaIe me componenI Iengm KO Dlmenslun desIgned to accommodate me componem Ihlckness 7 w OvereII wmm OHhe earner cape i p1 Pitch between successwe cavIIy cemers f T Reel Width (W1) QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE O O O D O O D O SprockeIHoles ,,,,,,,,,,, ‘ User Direcllon 0' Feed Pockel Quadrams
TAPE AND REEL INFORMATION
*All dimensions are nominal
Device Package
Type Package
Drawing Pins SPQ Reel
Diameter
(mm)
Reel
Width
W1 (mm)
A0
(mm) B0
(mm) K0
(mm) P1
(mm) W
(mm) Pin1
Quadrant
ADS7830IPWR TSSOP PW 16 2500 330.0 12.4 6.9 5.6 1.6 8.0 12.0 Q1
ADS7830IPWT TSSOP PW 16 250 180.0 12.4 6.9 5.6 1.6 8.0 12.0 Q1
PACKAGE MATERIALS INFORMATION
www.ti.com 16-Feb-2022
Pack Materials-Page 1
l TEXAS INSTRUMENTS TAPE AND REEL BOX DIMENSIONS
*All dimensions are nominal
Device Package Type Package Drawing Pins SPQ Length (mm) Width (mm) Height (mm)
ADS7830IPWR TSSOP PW 16 2500 367.0 367.0 35.0
ADS7830IPWT TSSOP PW 16 250 210.0 185.0 35.0
PACKAGE MATERIALS INFORMATION
www.ti.com 16-Feb-2022
Pack Materials-Page 2
www.ti.com
PACKAGE OUTLINE
C
14X 0.65
2X
4.55
16X 0.30
0.19
TYP
6.6
6.2
1.2 MAX
0.15
0.05
0.25
GAGE PLANE
-80
B
NOTE 4
4.5
4.3
A
NOTE 3
5.1
4.9
0.75
0.50
(0.15) TYP
TSSOP - 1.2 mm max heightPW0016A
SMALL OUTLINE PACKAGE
4220204/A 02/2017
1
89
16
0.1 C A B
PIN 1 INDEX AREA
SEE DETAIL A
0.1 C
NOTES:
1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing
per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
exceed 0.15 mm per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
5. Reference JEDEC registration MO-153.
SEATING
PLANE
A 20
DETAIL A
TYPICAL
SCALE 2.500
v¢\‘\‘\‘\+““‘ gimm—LE—urmm M i
www.ti.com
EXAMPLE BOARD LAYOUT
0.05 MAX
ALL AROUND 0.05 MIN
ALL AROUND
16X (1.5)
16X (0.45)
14X (0.65)
(5.8)
(R0.05) TYP
TSSOP - 1.2 mm max heightPW0016A
SMALL OUTLINE PACKAGE
4220204/A 02/2017
NOTES: (continued)
6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
LAND PATTERN EXAMPLE
EXPOSED METAL SHOWN
SCALE: 10X
SYMM
SYMM
1
89
16
15.000
METAL
SOLDER MASK
OPENING METAL UNDER
SOLDER MASK SOLDER MASK
OPENING
EXPOSED METAL
EXPOSED METAL
SOLDER MASK DETAILS
NON-SOLDER MASK
DEFINED
(PREFERRED)
SOLDER MASK
DEFINED
YL““‘+““‘ fimmamfl J
www.ti.com
EXAMPLE STENCIL DESIGN
16X (1.5)
16X (0.45)
14X (0.65)
(5.8)
(R0.05) TYP
TSSOP - 1.2 mm max heightPW0016A
SMALL OUTLINE PACKAGE
4220204/A 02/2017
NOTES: (continued)
8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate
design recommendations.
9. Board assembly site may have different recommendations for stencil design.
SOLDER PASTE EXAMPLE
BASED ON 0.125 mm THICK STENCIL
SCALE: 10X
SYMM
SYMM
1
89
16
IMPORTANT NOTICE AND DISCLAIMER
TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE
DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS”
AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY
IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD
PARTY INTELLECTUAL PROPERTY RIGHTS.
These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate
TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable
standards, and any other safety, security, regulatory or other requirements.
These resources are subject to change without notice. TI grants you permission to use these resources only for development of an
application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license
is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you
will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these
resources.
TI’s products are provided subject to TI’s Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with
such TI products. TI’s provision of these resources does not expand or otherwise alter TI’s applicable warranties or warranty disclaimers for
TI products.
TI objects to and rejects any additional or different terms you may have proposed. IMPORTANT NOTICE
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2022, Texas Instruments Incorporated